## ECE216: Digital Electronics Laboratory

Exp -5

## **Table of Content**

|    | Task                 | Title                                                     | Page No. |
|----|----------------------|-----------------------------------------------------------|----------|
| クラ | Experiment 1         | Understanding the combinational logic by implementing the | 1        |
|    |                      | boolean function using basic logic gates                  |          |
|    | Experiment 2         | To design and analyze the circuit for Full adder and Full | 6        |
|    |                      | subtractor using Logic Gates.                             |          |
|    | Practical work       | Practical work evaluation based on Experiment 1 and       | 9        |
|    | evaluation 1         | Experiment 2.                                             |          |
|    | Experiment 3         | Understanding the combinational logic by implementing the | 12       |
|    |                      | boolean function using multiplexer                        |          |
|    | Experiment 4         | Understanding the combinational logic by implementing the | 16       |
|    |                      | boolean function using decoder                            |          |
| 7  | Practical work       | Practical work evaluation based on Experiment 3 and       | 20       |
|    | evaluation 2         | Experiment 4.                                             |          |
| 5  | Project evaluation 1 | Design and Implementation of application-based projects-1 | 23       |
|    |                      |                                                           |          |

| Experiment 5                | Understanding the sequential logic by implementing the flip flop with the help of logic gates | 26 |
|-----------------------------|-----------------------------------------------------------------------------------------------|----|
| Experiment 6                | Understanding the sequential logic by implementing the counter with flip flop.                | 28 |
| Practical work              | Practical work evaluation based on Experiment 5 and                                           | 31 |
| evaluation 3                | Experiment 6.                                                                                 |    |
| Experiment 7                | To visualize the output of decade counter on seven segment                                    | 34 |
|                             | display                                                                                       |    |
| Experiment 8                | To implement and simulate combinational and sequential                                        | 37 |
|                             | circuit using DSCH/Proteus.                                                                   |    |
| Practical work              | Practical work evaluation based on Experiment 7 and                                           | 41 |
| evaluation 4                | Experiment 8.                                                                                 |    |
| <b>Project evaluation 2</b> | Design and Implementation of application-based projects-2                                     | 44 |





A Che Sh Latel a. Differ in Latel on F.C. or/E Do To June Lend FF. I - We edge + Us edge 9 E-0, in Nochey Condis 2 Encôle Signe (lehr) of Est work as Shah. Chock Sijal (F.P.) K Flip flop |K/Q/Q Toggle De any 1/Pislove, 0/Pis ligh

JK flip flop-

167400 (2-input NANDGUT) for 43, 44, IC7410 (3-ihp) Fu 91, 42,



## Pin configuration of ICs:



Draw Bread Board Connection diagram: JK Mip May Gates. (7410, 7400)

VCC

Outputs Q Q 00000 00000 7400 00000 **•**••••• CLK GND

Q: In the Give Civerit, at what Valu o SR the Coul show No char

